114 lines
3.5 KiB
C
114 lines
3.5 KiB
C
/**
|
|
**************************************************************************
|
|
* @file at32f435_437_clock.c
|
|
* @version v2.0.4
|
|
* @date 2021-12-31
|
|
* @brief system clock config program
|
|
**************************************************************************
|
|
* Copyright notice & Disclaimer
|
|
*
|
|
* The software Board Support Package (BSP) that is made available to
|
|
* download from Artery official website is the copyrighted work of Artery.
|
|
* Artery authorizes customers to use, copy, and distribute the BSP
|
|
* software and its related documentation for the purpose of design and
|
|
* development in conjunction with Artery microcontrollers. Use of the
|
|
* software is governed by this copyright notice and the following disclaimer.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED ON "AS IS" BASIS WITHOUT WARRANTIES,
|
|
* GUARANTEES OR REPRESENTATIONS OF ANY KIND. ARTERY EXPRESSLY DISCLAIMS,
|
|
* TO THE FULLEST EXTENT PERMITTED BY LAW, ALL EXPRESS, IMPLIED OR
|
|
* STATUTORY OR OTHER WARRANTIES, GUARANTEES OR REPRESENTATIONS,
|
|
* INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT.
|
|
*
|
|
**************************************************************************
|
|
*/
|
|
|
|
/* includes ------------------------------------------------------------------*/
|
|
#include "at32f435_437_clock.h"
|
|
|
|
/**
|
|
* @brief system clock config program
|
|
* @note the system clock is configured as follow:
|
|
* - system clock = (hext * pll_ns)/(pll_ms * pll_fr)
|
|
* - system clock source = pll (hext)
|
|
* - hext = 8000000
|
|
* - sclk = 250000000
|
|
* - ahbdiv = 1
|
|
* - ahbclk = 250000000
|
|
* - apb2div = 2
|
|
* - apb2clk = 125000000
|
|
* - apb1div = 2
|
|
* - apb1clk = 125000000
|
|
* - pll_ns = 125
|
|
* - pll_ms = 1
|
|
* - pll_fr = 4
|
|
* @param none
|
|
* @retval none
|
|
*/
|
|
void system_clock_config(void)
|
|
{
|
|
/* enable pwc periph clock */
|
|
crm_periph_clock_enable(CRM_PWC_PERIPH_CLOCK, TRUE);
|
|
|
|
/* config ldo voltage */
|
|
pwc_ldo_output_voltage_set(PWC_LDO_OUTPUT_1V3);
|
|
|
|
/* set the flash clock divider */
|
|
flash_clock_divider_set(FLASH_CLOCK_DIV_3);
|
|
|
|
/* reset crm */
|
|
crm_reset();
|
|
|
|
crm_clock_source_enable(CRM_CLOCK_SOURCE_HEXT, TRUE);
|
|
|
|
/* wait till hext is ready */
|
|
while(crm_hext_stable_wait() == ERROR)
|
|
{
|
|
}
|
|
|
|
#if defined PLL_NS
|
|
/* config pll clock resource */
|
|
crm_pll_config(CRM_PLL_SOURCE_HEXT, PLL_NS, 1, CRM_PLL_FR_4);
|
|
#endif
|
|
|
|
#if !defined PLL_NS
|
|
/* config pll clock resource */
|
|
crm_pll_config(CRM_PLL_SOURCE_HEXT, 40, 1, CRM_PLL_FR_4);
|
|
#endif
|
|
|
|
/* enable pll */
|
|
crm_clock_source_enable(CRM_CLOCK_SOURCE_PLL, TRUE);
|
|
|
|
/* wait till pll is ready */
|
|
while(crm_flag_get(CRM_PLL_STABLE_FLAG) != SET)
|
|
{
|
|
}
|
|
|
|
/* config ahbclk */
|
|
crm_ahb_div_set(CRM_AHB_DIV_1);
|
|
|
|
/* config apb2clk */
|
|
crm_apb2_div_set(CRM_APB2_DIV_2);
|
|
|
|
/* config apb1clk */
|
|
crm_apb1_div_set(CRM_APB1_DIV_2);
|
|
|
|
/* enable auto step mode */
|
|
crm_auto_step_mode_enable(TRUE);
|
|
|
|
/* select pll as system clock source */
|
|
crm_sysclk_switch(CRM_SCLK_PLL);
|
|
|
|
/* wait till pll is used as system clock source */
|
|
while(crm_sysclk_switch_status_get() != CRM_SCLK_PLL)
|
|
{
|
|
}
|
|
|
|
/* disable auto step mode */
|
|
crm_auto_step_mode_enable(FALSE);
|
|
|
|
/* update system_core_clock global variable */
|
|
system_core_clock_update();
|
|
}
|